

# **Controls Overview** May 28, 2004

#### Outline

- Goals
- Status update
- Resources
- Design Slides for Global Systems
- Task descriptions
- Next 12 months
- Conclusions
- Note: As this is being recorded please add " it is my impression" and "we expect " wherever appropriate .

May 24, 2004 Controls Overview Bob Dalesio / Dayle Kotturi dalesio@lanl.gov





# **LCLS Control System Goals**

- Provide a fully integrated control system to support the construction, test, installation, integration, operation and automation of the LCLS Accelerator
- Standardize on all devices and components across all subsystems.
- Identify all data either by pulse id, beam pulse related time stamp, or 500 msec rough time stamp.
- Full integration with the SLC timing, use of LCLS data in SLC high level applications, and use of SLC data in LCLS
- Work with ESD to provide an upgrade path for the SLC





- Unify the design efforts across the WBS (made it to the Undulator)
- Global control effort added for support
- Design changed to include SLC-aware IOC
  - Allowed new designs outside of CAMAC
  - Caused extensive re-costing throughout the WBS
- Design discussions started on SLC-aware IOC and timing hardware required
- Contact made with potential personnel
- Prepared for the EIR (External Review that turns on \$\$)





#### **Personnel – Resources**

|                      | 2004 | 2005  | 2006  | 2007 | 2008 | Total |
|----------------------|------|-------|-------|------|------|-------|
| Ctl. Elec. Engineer  | 2.42 | 10.37 | 8.12  | 6.07 | 3.26 | 30.24 |
| Ctl. Sr. Elec. Tech. | .56  | 3.44  | 2.66  | 1.90 | .77  | 9.33  |
| Ctl. Elec Tech.      | .07  | .60   | 2.20  | 4.63 | .62  | 8.12  |
| Pwr. Elec. Engineer  | 1.94 | 1.39  | .32   | .51  | .10  | 4.26  |
| Pwr. Sr. Elec. Tech. | .42  | .86   | .31   | .72  | .05  | 2.37  |
| Control Prog.        | .81  | 10.18 | 10.29 | 6.32 | 6.56 | 34.17 |

Ramp up plan: starts now with two on board, two more starting in June and two more in October.





#### **Integration with the SLC Control System**







#### Timing





## **SLC Net "Micro" Communication**



May 24, 2004 Controls Overview Bob Dalesio / Dayle Kotturi dalesio@lanl.gov





A channel access server in SLC provides data from existing SLC micros to EPICS applications All IOCs have both a channel access server to allow access and a client to have access Channel access provides read/write by all clients to all data with a server.

All EPICS high level applications are channel access clients that may or may not have a server.

May 24, 2004 Controls Overview Bob Dalesio / Dayle Kotturi dalesio@lanl.gov





# **Global Communication**

Fast feedback is required to run at 120 Hz

Values will be transmitted from RF and selected diagnostics to Power Supply and RF IOCs The communication needs to be reliable, verifiable, and have a well thought out degradation The entire time budget to read, transmit, commute, control, and settle is 8.3 msec First estimates are that the control system can use 2 msecs to transmit and receive the data Can this be done over a common Ethernet with adequate bandwidth – or is a dedicated one needed?





## **Machine Protection**

Machine protection is used here to define faults requiring global mitigation Response time is under 8 msec There are two mitigation devices:

Single Beam Dumper - which prohibits the beam from entering the undulator Drive Laser Off – which prohibits beam from entering the cavity Action must also be taken to reduce the repetition rate of the beam

This new design is required to interrupt the beam before the next beam pulse.





# **LCLS Project Engineering Tasks**

- 1 RF Control
- 3 Diagnostics
  - Toroids & Faraday Cups, Beam Stops, Profile Monitors & Video Devices, Wire, Scanners, Bunch Length Monitors & E/O Diagnostics, Beam Position Monitors, Collimators, All other stops
- Gun Laser and Drive Control
- 1 Vacuum
- 1 Magnet Power Supply Control IOC and software
- 1 Beam Containment / Personnel Protection / Machine Protection
- 1 Low Level Engineer
- 2 High Level Application Engineers
- 1 RDB Manager
- 1 System manager
- 1 Group Leader

May 24, 2004 Controls Overview Bob Dalesio / Dayle Kotturi dalesio@lanl.gov





### LCLS Software Tasks – Purchase/Steal/Develop

- SLC-aware IOC
- Drivers for all new hardware
- Machine Protection / Mitigation (look at SNS)
- Master pattern generator (look at PSI/Diamond)
- Fast Feedback Communication
- High Level Applications (Matlab or XAL)
  - Correlation Plots (look at JLab)
  - Fast Feedback Loops
  - Emittance reconstruction from wire scans and profile monitors
  - Profile monitor image analysis for slice emittance with the transverse cavity
  - Beam Steering and online orbit modeling
  - Beam Steering "scans" to emittance reconstruction from wire scans and profile monitors





# LCLS Software Tasks –

# Purchase/Steal/Develop

- Data Archiving to support all phases of the project (PEP/SNS)
- Operator Display Tools / Synoptic, Plots, Waveform, Image (EDM, others?)
- Alarm Management (ALH, CMLOG)
- Electronic Log (DESY, JLAB)
- High Level Application Support: Matlab, XAL, Python
- Control System Configuration Tools (VDCT, RDB, EXCEL)
- Relational Database Management in all project aspects (Based on SNS, PEP)
- Naming Standard (PEP)





# **TCLS Hardware Tasks** – **Purchase/Steal/Develop**

- Global
  - New timing boards Master Pattern Generator and Event Receiver Boards (PSI, DIAMOND)
  - Machine Protection System (SNS)
- RF Control New LLRF Control (SNS, ZTEC)
- **Diagnostics** 
  - **Toroids & Faraday Cups**
  - **Beam Stops**
  - Profile Monitors & Video Devices
  - Wire Scanners
  - Bunch Length Monitors & E/O Diagnostics
  - Beam Position Monitors (Integrated Technology)
  - Collimators
  - All other stops
- Gun Laser and Drive Control
- Vacuum Standards
- Magnet Power Supply Controllers (PSI)
- Beam Containment / Personnel Protection







### Next 12 months

- Acquire team: 8 project engineers, 1 low level programmer, and 3 board designers – or contract out or steal designs
- Put together detailed designs per subsystem and have them reviewed – revamp costs.
- Integrate Facility Controls, XRay Transport, Experimental Hall into the control system.
  - Prototype/test: PNet, Timing, LLRF, PS, and BPM efforts
- SLC-Aware IOC
- Prototype for 120 Hz Fast Feedback
- Prototype for video diagnostics
- Prototype for position controllers





## Conclusions

- The control engineers will be responsible for the system integration of subsystems being developed in a vertical management environment.
- Our key risk is in the design of an SLC-aware IOC and SLC to EPICS timing that will allow us to intermix the SLC and EPICS front-ends. It is also provides a valuable upgrade path for the SLC Linac.
- We need to acquire some key resources to get the critical designs well in hand before they are needed.







![](_page_19_Figure_0.jpeg)

![](_page_20_Figure_0.jpeg)

![](_page_21_Figure_0.jpeg)

Stanford Linear Accelerator Center

Stanford Synchrotron Radiation Laboratory

#### **Injector Subsystem Designs**

![](_page_21_Figure_4.jpeg)

![](_page_22_Figure_0.jpeg)

![](_page_23_Figure_0.jpeg)

![](_page_24_Figure_0.jpeg)

![](_page_25_Picture_0.jpeg)

Stanford Linear Accelerator Center

Stanford Synchrotron Radiation Laboratory

#### **LINAC Subsystem Designs**

Beam Code + EPICS Time

![](_page_25_Figure_5.jpeg)

![](_page_26_Picture_0.jpeg)

![](_page_26_Figure_3.jpeg)

![](_page_27_Picture_0.jpeg)

![](_page_27_Figure_3.jpeg)

![](_page_28_Picture_0.jpeg)

#### **Undulator Subsystem Designs**

![](_page_28_Figure_4.jpeg)

![](_page_29_Figure_0.jpeg)

![](_page_30_Picture_0.jpeg)

## **Undulator Subsystem Designs**

![](_page_30_Figure_4.jpeg)

![](_page_31_Figure_0.jpeg)