# **CCD and CMOS Imaging Devices for** Large (Ground Based) Telescopes

Veljko Radeka BNL SNIC April 3, 2006

# "Large Telescopes"

- Primary Mirror *dia*.=**D**<sub>m</sub>, Area= **A**
- *f*-number *f* /#
- Focal Plane Array dia.=  $D_f$
- Field of View  $\Omega \alpha D_f / D_m$
- Etendue
- Plate Scale

Survey telescope Large (~8m) Ve ~ 1/1.2 Large (~60cm) M ~3-4 degrees ~330m<sup>2</sup>deg<sup>2</sup> 0.2

Deep probe Very large (~30m) ~ 1/30-40 Medium (~20cm) ~20 arc min



<u>Science Drivers</u>: Wide area surveys for dark energy studies

AΩ

arcsec/µm

### FPA Requirements:

- Increase Area
- Increase QE in near IR
- Reduce PSF (diffusion and pixel size)
- Increase readout speed

e.g., Pan STARRS, LSST

## **Growth of mosaics**



Illustration of focal plane sizes, from Luppino/Burke 'Moores' law

Focal plane size doubles every 2.5 years

From: Burke, Jorden, Vu, SDW Taormina 2005

### **Ground-based mosaics-3**





## SAO MMT Megacam



4x9 E2v CCD42-90 2048x4608 13.5 micron pixels 200kHz

### Temperature and Wavelengths of High Performance Detector Materials



From: Loose, Hoffman, Suntharalingam, SDW, Taormina 2005

CMOS - 6



# Internal QE vs temperature and silicon thickness, for <u>1000nm</u> wavelength.





#### Monochromatic PSF rms vs. thickness and electric field





#### PSF vs T and E for electrons



- Includes effects of diffusion and divergence.
- Velocity saturation effects included
  Focal plane position adjusted at each thickness and wavelength for minimum overall PSF.

resistivity 10 k $\Omega$ -cm, p-type, overdepleted

# Optimal focal plane position varies with wavelength due to divergence of f/1.2 beam



### **Partial vs Full Depletion**

- Conventional CCDs 15-20 µm thick on 20-100 ohmcm silicon cannot be fully depleted with 15-20 volts. *PSF (rms)* ~ <u>thickness of</u> <u>undepleted region</u> (≥~6-7 μm) Depletion Full depletion essential for ٠ layer minimal charge spreading, **PSF (rms) < ~ 4 μm** Undepleted Methods to ensure full (neutral) depletion: High-resistivity substrate >5 kohm cm Illustration from: **Barry Burke** 
  - Bias on p+ (n+) back surface (30-50 volts on 100 μm)

12

### Can the predicted small diffusion be achieved?





Calculation incl.velocity saturation effects predicts ~2.5  $\mu$  m rms at 40 volts for electrons (p-substrate).

For LBNL/SNAP CCD results see S.Holland, this conference

### Window Technology

A highly doped layer at the window required to terminate the field and leave a thin conductive layer at the surface.

Highly doped layer thickness <~10 nm to allow uv light into the sensitive (depleted) region.

Technologies under development (must be compatible with antireflective coating):

- •Ion implantation followed by laser annealing - low T process (LL)
- •Doped polysilicon deposition high T process (LBNL), <u>presentation by S. Holland</u>
- •Chemisorption charging very good for uv response, but no conductive layer (ITL)





 In a CCD, the signal charge is transferred *serially* by a noiseless process (very high CTE) to *a single sense node,* where it is converted to a signal voltage.

•Pixels are read out *after* the integration is completed.

•In a PIN CMOS sensor, the charge to voltage conversion takes place *in parallel at the sense node of each pixel*.

•The signal voltage can be read out "up the ramp" *during* integration.



- •Photoresponse non-uniformity <1%</p>
- •Dark current in inversion mode ~0.001 e/pixel sec
- •Correlated double sampling each clock cycle
- More complex clock amplitude and phasing requirements
- High power dissipation with segmented readout
- •Independent window biasing→design constraints



### **PIN-CMOS**

- •Independent optimization of the PIN and CMOS design and processing
- •Electronic shutter by reset transistors
- •Blooming control
- •Large dynamic range by readout "up the ramp"; addressable guider readout
- Lower power dissipation, low voltage for CMOS
- •Fixed pattern noise
- pixel-to-pixel (stable) gain differences due to amplifier per pixel
- capacitive (deterministic) crosstalk
   to adjacent pixels
- •CDS over longer time intervals



### **Indium Bump Bonding**





# RSC - H2RG (2K×2K, 18 µm pixel) HyViSI Measured quantum efficiency (courtesy Reinhold Dorn, ESO).



This HyViSI array has a detector layer that is 75 microns thick and a single layer anti-reflection coating of SiO2 that is 1200Å thick.

# **Readout Noise in CCDs**



Results From: Burke, Jorden, Vu, SDW Taormina 2005





## Trends:

- CCDs ~75-200 µm thick for astronomy (more for x-rays) –
   -being developed by several manufacturers.
- Conventional CCD readout will be limited to a small number of segments (power dissipation, number of connections).
- Silicon PIN CMOS remain to be proven and accepted in astronomy. If so, will prevail for short readout times. CCDs will still be best for long integration times.
- Pixel size will bottom out (full well charge, readout time, ...).
- CCD-CMOS hybrids need to be explored for high performance imaging in astronomy (they are being actively developed for other fields).